Listing 1 - 10 of 633 << page
of 64
>>
Sort by

Book
2005 International Symposium on System-on-Chip proceedings
Author:
ISBN: 0780392949 1509099352 9781509099351 Year: 2005 Publisher: [Place of publication not identified] IEEE

Loading...
Export citation

Choose an application

Bookmark

Abstract


Book
System-on-Chip, 2007. DCAS 2007. 6th IEEE Dallas Circuits and Systems Workshop on
Author:
ISBN: 1424416809 1424416795 1509089977 Year: 2007 Publisher: Piscataway, New Jersey : Institute of Electrical and Electronics Engineers,

Loading...
Export citation

Choose an application

Bookmark

Abstract


Book
IEEE Std 1734-2011 : IEEE standard for quality of electronic and software intellectual property used in system and system on chip (SoC) designs
Author:
ISBN: 0738166758 Year: 2011 Publisher: New York, New York : IEEE,

Loading...
Export citation

Choose an application

Bookmark

Abstract

A standard XML format for representing electronic design intellectual property (IP) quality information, based on an information model for IP quality measurement, is defined. It includes a schema and the terms that are relevant for measuring IP quality, including the software that executes on the system. The schema and information model can be focused to represent particular categories of interest to IP users. In the context of this document, the term IP shall be used to mean electronic design intellectual property. Electronic design intellectual property is a term used in the electronic design community to refer to a reusable collection of design specifications that represent the behavior, properties, and/or representation of the design in various media. Keywords: AMS, analog and mixed signal, design environment, EDA, electronic design automation, electronic system level, ESL, IEEE 1734, implementation constraints, MEMS, microelectromechanical systems, QIP, Quality IP metrics, register transfer logic, RTL, SCRs, semantic consistency rules, use models, verification IP, VIP, XML design meta data, XML schema.


Book
2023 IEEE 36th International System-on-Chip Conference (SOCC)
Author:
ISBN: 9798350300116 9798350300123 Year: 2023 Publisher: IEEE

Loading...
Export citation

Choose an application

Bookmark

Abstract


Book
Network-on-chip : the next generation of system-on-chip integration
Authors: ---
Year: 2014 Publisher: Boca Raton, FL : Taylor & Francis,

Loading...
Export citation

Choose an application

Bookmark

Abstract

Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Generation of System-on-Chip Integration examines the current issues restricting chip-on-chip communication efficiency, and explores Network-on-chip (NoC), a promising alternative that equips designers with the capability to produce a scalable, reusable, and high-performance communication backbone by allowing for the integration of a large number of cores on a single system-on-chip (SoC). This book provides a basic overview of topics associated with NoC-based design: communication infrastructure design, communication methodology, evaluation framework, and mapping of applications onto NoC. It details the design and evaluation of different proposed NoC structures, low-power techniques, signal integrity and reliability issues, application mapping, testing, and future trends. Utilizing examples of chips that have been implemented in industry and academia, this text presents the full architectural design of components verified through implementation in industrial CAD tools. It describes NoC research and developments, incorporates theoretical proofs strengthening the analysis procedures, and includes algorithms used in NoC design and synthesis. In addition, it considers other upcoming NoC issues, such as low-power NoC design, signal integrity issues, NoC testing, reconfiguration, synthesis, and 3-D NoC design. This text comprises 12 chapters and covers: The evolution of NoC from SoC-its research and developmental challenges NoC protocols, elaborating flow control, available network topologies, routing mechanisms, fault tolerance, quality-of-service support, and the design of network interfaces The router design strategies followed in NoCs The evaluation mechanism of NoC architectures The application mapping strategies followed in NoCs Low-power design techniques specifically followed in NoCs The signal integrity and reliability issues of NoC The details of NoC testing strategies reported so far The problem of synthesizing application-specific NoCs Reconfigurable NoC design issues Direction of future research and development in the field of NoC Network-on-Chip: The Next Generation of System-on-Chip Integration covers the basic topics, technology, and future trends relevant to NoC-based design, and can be used by engineers, students, and researchers and other industry professionals interested in computer architecture, embedded systems, and parallel/distributed systems.


Book
Network-on-Chip : Architecture, Optimization, and Design Explorations
Author:
Year: 2022 Publisher: London : IntechOpen,

Loading...
Export citation

Choose an application

Bookmark

Abstract

Limitations of bus-based interconnections related to scalability, latency, bandwidth, and power consumption for supporting the related huge number of on-chip resources result in a communication bottleneck. These challenges can be efficiently addressed with the implementation of a network-on-chip (NoC) system. This book gives a detailed analysis of various on-chip communication architectures and covers different areas of NoCs such as potentials, architecture, technical challenges, optimization, design explorations, and research directions. In addition, it discusses current and future trends that could make an impactful and meaningful contribution to the research and design of on-chip communications and NoC systems.


Book
Network-on-chip : the next generation of system-on-chip integration
Authors: ---
Year: 2014 Publisher: Boca Raton, FL : Taylor & Francis,

Loading...
Export citation

Choose an application

Bookmark

Abstract

Addresses the Challenges Associated with System-on-Chip Integration Network-on-Chip: The Next Generation of System-on-Chip Integration examines the current issues restricting chip-on-chip communication efficiency, and explores Network-on-chip (NoC), a promising alternative that equips designers with the capability to produce a scalable, reusable, and high-performance communication backbone by allowing for the integration of a large number of cores on a single system-on-chip (SoC). This book provides a basic overview of topics associated with NoC-based design: communication infrastructure design, communication methodology, evaluation framework, and mapping of applications onto NoC. It details the design and evaluation of different proposed NoC structures, low-power techniques, signal integrity and reliability issues, application mapping, testing, and future trends. Utilizing examples of chips that have been implemented in industry and academia, this text presents the full architectural design of components verified through implementation in industrial CAD tools. It describes NoC research and developments, incorporates theoretical proofs strengthening the analysis procedures, and includes algorithms used in NoC design and synthesis. In addition, it considers other upcoming NoC issues, such as low-power NoC design, signal integrity issues, NoC testing, reconfiguration, synthesis, and 3-D NoC design. This text comprises 12 chapters and covers: The evolution of NoC from SoC-its research and developmental challenges NoC protocols, elaborating flow control, available network topologies, routing mechanisms, fault tolerance, quality-of-service support, and the design of network interfaces The router design strategies followed in NoCs The evaluation mechanism of NoC architectures The application mapping strategies followed in NoCs Low-power design techniques specifically followed in NoCs The signal integrity and reliability issues of NoC The details of NoC testing strategies reported so far The problem of synthesizing application-specific NoCs Reconfigurable NoC design issues Direction of future research and development in the field of NoC Network-on-Chip: The Next Generation of System-on-Chip Integration covers the basic topics, technology, and future trends relevant to NoC-based design, and can be used by engineers, students, and researchers and other industry professionals interested in computer architecture, embedded systems, and parallel/distributed systems.


Book
Proceedings of the 12th Conference on International Conference on Network and Service Management
Authors: --- --- --- --- --- et al.
Year: 2016 Publisher: Laxenburg : International Federation for Information Processing,

Loading...
Export citation

Choose an application

Bookmark

Abstract

The conference deals with the management of computer networks and its surrounding components, including, core devices, end systems, network services, communication protocols, applications, and architectures.


Book
2004 International Symposium on System-on-Chip : proceedings : [November 16-18, 2004, Tampere, Finland
Authors: --- --- ---
Year: 2004 Publisher: [Place of publication not identified] Tampere University of Technology

Loading...
Export citation

Choose an application

Bookmark

Abstract


Book
Proceedings of the 13th Workshop on Challenged Networks
Authors: ---
Year: 2018 Publisher: New York NY : ACM,

Loading...
Export citation

Choose an application

Bookmark

Abstract

It is our great pleasure to welcome you to the 13th ACM MobiCom Workshop on Challenged Networks - ACM CHANTS 2018. The ACM CHANTS workshop brings together leading researchers and industry members to discuss new directions and developments in the domain of challenged networks. These networks, which include delay- and disruption-tolerant networks, can be found for example in ad-hoc device-to-device communication, mobile sensor networks, disaster recovery scenarios, and interplanetary networking. In such use cases, traditional Internet protocols cannot be applied due to huge end-to-end delays and opportunistic transmission paths. The workshop builds on the success of the twelve previous CHANTS workshops, and WDTN 2005, and aims to stimulate research on the most novel topics of challenged networking research. This year's edition encouraged submission of theoretical and experimental work (including studies of real deployment), with a primary interest in new directions of challenged networking in concrete application scenarios and demonstrators in areas such as autonomous driving, underwater robots, emergency response operations, underground mining, interplanetary missions, polar research, and unmanned aerial vehicles.

Listing 1 - 10 of 633 << page
of 64
>>
Sort by